261226740 Ming Li Liu 261139430 Georges Honein 261135566 Guy Khairallah

In this assignment, we have learned how to use the Quartus Prime 18.1 and familiarize ourselves with VHDL from the examples. We followed the instructions to create a project and the files. Using the example or\_gate and testbench, we used ModelSim to visualize the outputs. We then inspired ourselves from the example to write the xnor gate and did the same steps to see the outputs.

Unfortunately, the snip tool of the computer did not work, so we could not take screenshots and had to take pictures of the screen instead.



Fig 1: Or gate, Schematic representation of the or vhdl code



Fig 2: Or gate simulation plot over time. The red line is when b\_in is unknown, but since a\_in is 1, no matter the value of b\_in the q\_output is 1. Every vertical line are 0.5 ns apart.

Fig 3: Or gate vhdl code.

```
test_or.vhd
 2 use IEEE.std_logic_1164.all;
4 entity test_or is
5 -- empty
6 end test_or;
8 architecture tb of test_or is
11 component or_gate is
   b: in std_logic;
   q: out std_logic);
16 end component;
18 signal a_in, b_in, q_out: std_logic;
20 begin
21
     DUT: or_gate port map(a_in, b_in, q_out);
24
     process
     begin
      a_in <= '0';
27
      b_in <= '0';
28
       wait for 1 ns;
      assert(q_out='0') report "Fail 0/0" severity error;
30
       a_in <= '0';
       b_in <= '1';
34
       assert(q_out='1') report "Fail 0/1" severity error;
36
       a_in <= '1';
       b_in <= 'X';
39
       wait for 1 ns;
       assert(q_out='1') report "Fail 1/X" severity error;
40
       a_in <= '1';
       b_in <= '1';
       wait for 1 ns;
44
       assert(q_out='1') report "Fail 1/1" severity error;
46
       a_in <= '0';
       b_in <= '0';
49
50
       assert false report "Test done." severity note;
      wait;
    end process;
54 end tb;
```

Fig 4: Testbench vhdl code for the or gate.



Fig 5: Xnor gate, Schematic representation of the xnor vhdl code



Fig 6: Xnor gate simulation plot over time. Every vertical line are 0.5 ns apart.

```
xnor_gate.vhd
1   -- Simple XNOR gate design
1 library IEEE;
2 use IEEE.std_logic_1164.all;
3
4 entity xnor_gate is
5 port(
6   a: in std_logic;
7   b: in std_logic;
8   q: out std_logic);
9 end xnor_gate;
10
11 architecture rtl of xnor_gate is
12 begin
13   process(a, b) is
14   begin
15   | q <= a xnor b;
16   end process;
17 end rtl;</pre>
```

Fig 7: xnor gate vhdl code.

```
test_xnor.vhd
 1 library IEEE;
 2 use IEEE.std_logic_1164.all;
 4 entity test_xnor is
6 end test_xnor;
8 architecture tb of test_xnor is
11 component xnor_gate is
13
    a: in std_logic;
    b: in std_logic;
    q: out std_logic);
16 end component;
18 signal a_in, b_in, q_out: std_logic;
20 begin
21
23
    DUT: xnor_gate port map(a_in, b_in, q_out);
     begin
26
       a_in <= '0';
       b_in <= '0';
30
       assert(q_out='1') report "Fail 0/0" severity error;
       a_in <= '0';
       b_in <= '1';
34
       assert(q_out='0') report "Fail 0/1" severity error;
36
       a_in <= '1';
       b_in <= '0';
38
       assert(q_out='0') report "Fail 1/0" severity error;
40
       a_in <= '1';
       b_in <= '1';
44
       wait for 1 ns;
       assert(q_out='1') report "Fail 1/1" severity error;
46
       a_in <= '0';
48
       b_in <= '0';
49
50
       assert false report "Test done." severity note;
      wait;
    end process;
54 end tb;
```

Fig 8: Testbench vhdl code for xnor gate.

In conclusion, the simulation of the or and xnor gates using the Quartus Prime Lite simulator showed that the vhdl code written accurately represented their behavior. This lab served as an introduction to vhdl simulation and the Quartus Prime Lite tool.